

## 計算機結構 Computer Architecture RISCV Supplementary Material (Inst.)

Speaker: Kuan-Heng Liu

Instructor: Prof. An-Yeu Wu

Date: 2025/03/10



#### **Outline**

- Introduction of RISC-V
- Comparison of RISC-V and MIPS



### Instruction Set Architecture

- The interface between hardware and software
  - Complexed Instruction Set Computer (CISC)
  - Reduced Instruction Set Computer (RISC)



| Comparison         | CISC                                | RISC                  |
|--------------------|-------------------------------------|-----------------------|
| Instruction count  | <100                                | >200                  |
| Instruction length | Not fixed                           | Fixed                 |
| Area               | High                                | Low                   |
| Timing             | High                                | Low                   |
| Program size       | Small                               | Large                 |
| Instruction cycle  | Multiple cycle                      | Single cycle          |
| Celebrity          | x86 (PC)                            | ARM (Mobile)          |
| Description        | Execute 20% instruction in 80% time | As simple as possible |



### Instruction Set Architecture

- The interface between hardware and software
  - Complexed Instruction Set Computer (CISC)
  - Reduced Instruction Set Computer (RISC)



#### CISC (Pentium III)



#### RISC (RISC-V)





### RISC-V: Born of Hope

Birth: UC Berkeley, Professor Krste Asanovic, 2010



- RISC-V Foundation in 2015
  - Comprises more than 100 member organizations, collaborative community of software and hardware innovators.
- Goals
  - Royalty-free for any purpose
  - Become a standard ISA that connect well in hardware and software.
- Design Concept
  - As Simple As Possible
  - Modularize function blocks
- Award
  - The Linley Group's Analyst's Choice Award for Best Technology (The instruction set, 2017) RISCV

















Microsoft



















































































































### RISC-V: Basic Design

- Base Integer Instruction Set Architecture (ISA)
  - must be present in any implementation

| Name   | Number | Description                                                                                |
|--------|--------|--------------------------------------------------------------------------------------------|
| RV32I  | 47     | Including arithmetic, branch, store/load. 32 bits user address space, 32*32-bits registers |
| RV32E  | 47     | subset of RV32I, 16*32-bits registers <b>Low power</b>                                     |
| RV64I  | 59     | 64 bits user address space, 32*64-bits registers                                           |
| RV128I | 71     | 128bits user address space, 32*128-bits registers                                          |

#### Standard Extension (Modular design)

| Name | Number | Description                   |
|------|--------|-------------------------------|
| С    | 53     | 16bits compressed instruction |
| M    | 8      | Multiplication, division, mod |
| F    | 26     | Floating type instruction     |
| D    | 26     | Double type instruction       |

#### Integer Registers

| XLEN-1 | 0 |
|--------|---|
| x0/零   | 2 |
| x1     |   |
| x2     |   |
| х3     |   |
| ••••   | • |
| x30    |   |
| x31    |   |
| XLEN   | I |



### RISC-V: Modular Design (Extension)

#### RV32IMAC





### RISC-V: Register-type Instruction

| Instruction<br>Formats | 31     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13    | 12       | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|------------------------|--------|----|----|----|----|----|----|----|----|-----|----|----|----|----|-----|----|----|----|-------|----------|----|----|----|---|---|---|---|-----|-----|---|---|---|
| Register<br>(R-type)   | funct7 |    |    |    |    |    |    |    |    | rs2 |    |    |    |    | rs1 |    |    | f  | unct3 | <b>,</b> |    |    | rd |   |   |   |   | орс | ode |   |   |   |

- Register-type Instruction (R-type)
  - Purpose: used for **reg-to-reg ops**, such as arithmetic, logical, and shift
  - Operates solely on registers, execution without memory access
- Characteristics
  - Both source and destination are registers (rs1, rs2, rd)
  - Used for ALU operations (arithmetic, logic, shift, etc.)
  - funct3 and funct7 differentiate specific operations
- Common Instructions
  - add rd, rs1, rs2
  - ❖ sub rd, rs1, rs2
  - and rd, rs1, rs2
  - sll rd, rs1, rs2



## RISC-V: Immediate-type Instruction

| Instruction<br>Formats | 31 | 30 | 29 | 28 | 27 | 26   | 25    | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13    | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|------------------------|----|----|----|----|----|------|-------|----|----|----|----|----|----|----|-----|----|----|----|-------|----|----|----|----|---|---|---|---|-----|-----|---|---|---|
| Immediate<br>(I-type)  |    |    |    |    |    | imm[ | 11:0] |    |    |    |    |    |    |    | rs1 |    |    | f  | unct3 | }  |    |    | rd |   |   |   |   | орс | ode |   |   |   |

- Immediate-type Instruction (I-type)
  - Purpose: used for immediate operations, memory access (load)
- Characteristics
  - rs1 is the source reg, rd is the destination reg, and imm is a 12-bit immediate value
  - Used for arithmetic, data access (load), and jumps
- Common Instructions
  - addi rd, rs1, imm
  - Iw rd, imm(rs1)
  - jalr rd, imm(rs1)
  - slti rd, rs1, imm



## RISC-V: Branch-type Instruction

| Instruction<br>Formats | 31   | 30 | 29 | 28   | 27    | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13    | 12 | 11 | 10  | 9     | 8 | 7    | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|------------------------|------|----|----|------|-------|----|----|----|----|-----|----|----|----|----|-----|----|----|----|-------|----|----|-----|-------|---|------|---|---|-----|-----|---|---|---|
| Branch<br>(B-type)     | [12] |    |    | imm[ | 10:5] |    |    |    |    | rs2 |    |    |    |    | rs1 |    |    | 1  | func3 |    |    | imm | [4:1] |   | [11] |   |   | орс | ode |   |   |   |

- Branch-type Instruction (B-type)
  - Purpose: used for conditional branching
  - Support loop control, if-else statements
- Characteristics
  - rs1, rs2 are used for comparison
  - Immediate (imm) is a 12-bit signed offset relative to PC
  - Branch addresses are multiples of 2 (instruction alignment)
- Common Instructions
  - ❖ beq rs1, rs2, imm
  - bne rs1, rs2, imm
  - blt rs1, rs2, imm
  - bge rs1, rs2, imm



## RISC-V: Jump-type Instruction

| Instruction<br>Formats | 31   | 30 | 29 | 28 | 27 | 26   | 25     | 24 | 23 | 22 | 21 | 20   | 19 | 18 | 17 | 16    | 15     | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|------------------------|------|----|----|----|----|------|--------|----|----|----|----|------|----|----|----|-------|--------|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|
| Jump<br>(J-type)       | [20] |    |    |    |    | imm[ | [10:1] |    |    |    |    | [11] |    |    |    | imm[1 | 19:12] |    |    |    |    |    | rd |   |   |   |   | орс | ode |   |   |   |

- Jump-type Instruction (J-type)
  - Purpose: used for unconditional jumps
  - Support function calls & return, PC modifications
- Characteristics
  - Immediate (imm) is a 20-bit signed offset relative to PC
  - rd stores the return address (used for function calls)
- Common Instructions
  - jal rd, imm



### **RISC-V**:

(Un)conditional Jump/Branch

- Notice that immediate values among instructions have different meanings
- Beq
  - Immediate is encoded in halfword offset
  - Branch to an *relative* address (PC + Immediate)
- Jal
  - Immediate is encoded in halfword offset
  - Jump to an *relative* address (PC + immediate)
  - Store PC+4 to an indicated register
- Jalr
  - Immediate is encoded in byte offset
  - Jump to an absolute address (rs + immediate)
  - Store PC+4 to an indicated register

X Due to 16 bit Compressed Instruction, half-word is used

| Addr | Instr                   |
|------|-------------------------|
| 0x00 | Addi x0, x0, 0          |
| 0x04 | Addi x0, x0, 0          |
| 80x0 | Beq x0, x0, <b>0x08</b> |
| 0x0C |                         |
| 0x10 |                         |
| 0x14 |                         |
| 0x18 | Jal x2, <b>0x04</b>     |
| 0x1C |                         |
| 0x20 | Jalr x3, x2, 0xFF0      |

| Registe | r x0       | Constant 0 |
|---------|------------|------------|
|         | e x2       | 0x1C       |
| used    | <b>x</b> 3 | 0x24       |



### RISC-V: Store-type Instruction

| Instruction<br>Formats | 31 | 30 | 29 | 28     | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13    | 12 | 11 | 10 | 9     | 8  | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|------------------------|----|----|----|--------|----|----|----|----|----|-----|----|----|----|----|-----|----|----|----|-------|----|----|----|-------|----|---|---|---|-----|-----|---|---|---|
| Store<br>(S-type)      |    |    | im | ım[11: | 5] |    |    |    |    | rs2 |    |    |    |    | rs1 |    |    | f  | unct3 | •  |    | in | nm[4: | 0] |   |   |   | орс | ode |   |   |   |

- Store-type Instruction (S-type)
  - Purpose: used for storing data into memory
- Characteristics
  - Requires rs1 for the address and rs2 for the data
  - The immediate value (imm[11:5] and imm[4:0]) forms a 12-bit offset to compute the memory address
- Common Instructions
  - \* sw rs2, imm(rs1)
  - sh rs2, imm(rs1)
  - ❖ sb rs2, imm(rs1)



## RISC-V: Upper immediate-type Instruction

| Instruction<br>Formats         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21     | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|--------------------------------|----|----|----|----|----|----|----|----|----|-------|--------|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|-----|-----|---|---|---|
| Upper<br>immediate<br>(U-type) |    |    |    |    |    |    |    |    |    | imm[3 | 31:12] |    |    |    |    |    |    |    |    |    |    |    | rd |   |   |   |   | opc | ode |   |   |   |

- Upper immediate-type Instruction (U-type)
  - Purpose: used for loading large constants or global address calculations
  - Enables large 32-bit constant loading
- Characteristics
  - 20-bit immediate value (shifted left by 12 bits)
  - rd is the target register
- Common Instructions
  - ❖ lui rd, imm
  - auipc rd, imm



# RISC-V vs. MIPS: Architecture & Design Comparison

- Both RISC-V and MIPS are RISC (Reduced Instruction Set Computer)
- They differ in instruction format, hardware design, extensibility, and software support

| Feature             | RISC-V                                | MIPS                           |
|---------------------|---------------------------------------|--------------------------------|
| Open-source         | Yes (no license fees)                 | No (proprietary)               |
| Instruction format  | 32-bit,<br>16-bit (compressed mode)   | Fixed 32-bit                   |
| Immediate size      | 12-bit (I-type),<br>20-bit (U/J-type) | 16-bit                         |
| Branch instructions | BEQ, BNE, BLT, BGE                    | BEQ, BNE, <b>SLT + BEQ/BNE</b> |
| Jump instructions   | JAL, JALR                             | J, JAL, JR, JALR               |
| Floating point      | Optional (F/D extension)              | Support MIPS II ↑              |



# RISC-V vs. MIPS: Instruction Format & Extensibility

- Both RISC-V and MIPS are regularly designed ISA
- opcode, funct: define operation
- rs1, rs2: source registers (read), rd: destination registers (write)
- imm: immediate numbers (different meanings among instructions)

|         |                                | _   |      | _  | _   |         | _  |          |    |    |      |       |     |   |    |    |     |      |           |    |       |    |           |          |        |   |        |        |        |   | _ |      |     |        |   |   |   |
|---------|--------------------------------|-----|------|----|-----|---------|----|----------|----|----|------|-------|-----|---|----|----|-----|------|-----------|----|-------|----|-----------|----------|--------|---|--------|--------|--------|---|---|------|-----|--------|---|---|---|
| Instruc | tion Formats                   | 3   | 1 30 | 29 | 2   | 28 27   | 1  | 26 25    | 24 | 23 | 22   | 21    | 20  | 1 | 19 | 18 | 17  | 16   | 15        | 14 | 13    | 12 | 11        | 10       | 9      | 8 |        | 7      | 6      | 5 |   | 4    | 3   | 2      | 1 | 1 | 0 |
| RISCV   | Register<br>(R-type)           |     |      |    | fun | nct7    |    |          |    |    | rs2  |       |     |   |    |    | rs1 |      |           | 1  | unct3 | 3  |           |          | rd     |   |        |        | opcode |   |   |      |     |        |   |   |   |
|         | lmmediate<br>(I-type)          |     |      |    |     |         | in | nm[11:0] |    |    |      |       |     |   |    |    | rs1 |      |           | 1  | unct3 | 3  |           | rd       |        |   | opcode |        |        |   |   |      |     |        |   |   |   |
|         | Jump<br>(J-type)               | [20 | 0]   |    |     |         | in | mm[10:1] |    |    |      |       | [11 | ] |    |    |     | imm[ | 19:12     |    |       |    |           | rd       |        |   |        | opcode |        |   |   |      |     |        |   |   |   |
|         | Branch<br>(B-type)             | [1: | 2]   |    | im  | nm[10:5 | ]  |          |    |    | rs2  |       |     |   |    |    | rs1 |      |           |    | func3 |    |           | imn      | 1[4:1] |   | ı      | [11]   |        |   |   | opco | ode | !      |   |   |   |
|         | Store<br>(S-type)              |     |      | ir | mm[ | [11:5]  |    |          |    |    | rs2  |       |     |   |    |    | rs1 |      |           | 1  | unct3 | 3  |           | imm[4:0] |        |   |        |        | opcode |   |   |      |     |        |   |   |   |
|         | Upper<br>immediate<br>(U-type) |     |      |    |     |         |    |          |    |    | imm[ | 31:12 | ]   |   |    |    |     |      |           |    |       |    | rd opcode |          |        |   |        |        |        |   |   |      |     |        |   |   |   |
| MIPS    | Register<br>(R-type)           |     |      | ор | cod | e       |    |          |    | rs |      |       |     |   |    | rt |     |      |           |    | rd    |    |           |          |        |   | sa     |        |        |   |   |      | fu  | nction | 1 |   |   |
|         | lmmediate<br>(I-type)          |     |      | ор | cod | е       |    |          |    | rs |      |       |     |   |    | rt |     |      | immediate |    |       |    |           |          |        |   |        |        |        |   |   |      |     |        |   |   |   |
|         | Jump<br>(J-type)               |     |      | ор | cod | е       |    |          |    |    |      |       |     |   |    |    |     |      | offset    |    |       |    |           |          |        |   |        |        |        |   |   |      |     |        |   |   |   |





# RISC-V vs. MIPS: Instruction Format & Extensibility

- RISC-V: 6 basic formats (R, I, J, B, S, U) → support extension
- $\bullet$  MIPS: **3 basic formats** (R, I, J)  $\rightarrow$  less flexible

|         |                                |     |    | _  |      |      |       |     | _       |    |    | _    |       |      |    |   |       |     | _    |      |    |       |        |           |    |       |      |    |        |        |        |   |    | _   |        |    |   |   |
|---------|--------------------------------|-----|----|----|------|------|-------|-----|---------|----|----|------|-------|------|----|---|-------|-----|------|------|----|-------|--------|-----------|----|-------|------|----|--------|--------|--------|---|----|-----|--------|----|---|---|
| Instruc | tion Formats                   | 31  | 30 | 29 | 9 2  | 28   | 27    | 26  | 25      | 24 | 23 | 22   | 21    | 20   | 19 | 1 | 18 17 | 10  | ;    | 15   | 14 | 13    | 12     | 11        | 10 | 9     |      | 8  | 7      | 6      |        | 5 | 4  |     | 3      | 2  | 1 | 0 |
| RISCV   | Register<br>(R-type)           |     |    |    | fur  | nct7 | 7     |     |         |    |    | rs2  |       |      |    |   | rs    | 1   |      |      | 1  | unct3 | 3      |           |    | ro    | i    |    |        |        | opcode |   |    |     |        |    |   |   |
|         | Immediate<br>(I-type)          |     |    |    |      |      |       | imn | n[11:0] |    |    |      |       |      |    |   | rs    | 1   |      |      | 1  | unct3 | 3      |           | rd |       |      |    | opcode |        |        |   |    |     |        |    |   |   |
|         | Jump<br>(J-type)               | [20 | ני |    |      |      |       | imn | n[10:1] |    |    |      |       | [11] |    |   |       | imr | ո[19 | :12] |    |       |        |           |    | ro    | i    |    |        |        |        |   | ор | cod | le     |    |   |   |
|         | Branch<br>(B-type)             | [12 | 2] |    | in   | nm[1 | 10:5] |     |         |    |    | rs2  |       |      |    |   | rs    | 1   |      |      |    | func3 |        |           | im | m[4:1 | ]    |    | [11]   |        |        |   | ор | coc | le     |    |   |   |
|         | Store<br>(S-type)              |     |    |    | imm  | [11: | 5]    |     |         |    |    | rs2  |       |      |    |   | rs    | 1   |      |      | 1  | unct3 | 3      |           |    | imm   | 4:0] |    |        |        |        |   | ор | cod | le     |    |   |   |
|         | Upper<br>immediate<br>(U-type) |     |    |    |      |      |       |     |         |    |    | imm[ | 31:12 | ]    |    |   |       |     |      |      |    |       |        |           |    | ro    | i    |    |        | opcode |        |   |    |     | le     |    |   |   |
| MIPS    | Register<br>(R-type)           |     |    | 이  | pcod | le   |       |     |         |    | rs |      |       |      |    | ı | rt    |     |      |      |    | rd    |        |           |    |       |      | sa | а      |        |        |   |    | f   | unctio | on |   |   |
|         | lmmediate<br>(I-type)          |     |    | ol | pcod | le   |       |     |         |    | rs |      |       |      |    | 1 | rt    |     |      |      |    |       |        | immediate |    |       |      |    |        |        |        |   |    |     |        |    |   |   |
|         | Jump<br>(J-type)               |     |    | ol | pcod | le   |       |     |         |    |    |      |       |      |    |   |       |     |      |      |    |       | offset | :         |    |       |      |    |        |        |        |   |    |     |        |    |   |   |



# RISC-V vs. MIPS: Instruction Format & Extensibility

- RISC-V: 6 basic formats (R, I, J, B, S, U) → support extension
- MIPS: 3 basic formats (R, I, J) → less flexible
- RISC-V supports compressed 16-bit instructions (C extension) to improve code density

| Feature                 | RISC-V                                     | MIPS                            |
|-------------------------|--------------------------------------------|---------------------------------|
| Modularity              | Highly extensible<br>(I, M, A, F, D, C, V) | Fixed ISA<br>(MIPS32, MIPS64)   |
| Instruction Type        | R, I, S, B, U, J                           | R, I, J                         |
| Compressed instructions | C extension (16-bit instructions)          | MIPS16e<br>(less commonly used) |
| Vector processing       | V extension (dynamic vector length)        | Fixed-length SIMD               |



## RISC-V vs. MIPS: Register Convention

| Register           | RISC-V                     | MIPS                               | Description                          |
|--------------------|----------------------------|------------------------------------|--------------------------------------|
| Constant Zero      | zero (x0)                  | \$zero (\$0)                       | Always <b>0</b>                      |
| Return Address     | ra (x1)                    | \$ra (\$31)                        | Stores return address                |
| Stack Pointer      | sp (x2)                    | \$sp (\$29)                        | Points to stack                      |
| Global Pointer     | gp (x3)                    | \$gp (\$28)                        | Points to global variables           |
| Thread Pointer     | tp (x4)                    | N/A                                | Points to thread-local storage (TLS) |
| Temp Register      | t0-t6<br>(x5-x7, x28-x31)  | \$t0-\$t9<br>(\$8-\$15, \$24-\$25) | Used for temporary values            |
| Saved Register     | s0-s11<br>(x8-x9, x18-x27) | \$s0-\$s7<br>(\$16-\$23)           | Preserved across function calls      |
| Function Arguments | a0-a7 (x10-x17)            | \$a0-\$a3 (\$4-\$7)                | Pass function arguments              |
| Return Value       | a0-a1 (x10-x11)            | \$v0-\$v1 (\$2-\$3)                | Return function values               |
| Frame Pointer      | fp (x8)                    | \$fp (\$30)                        | Used as frame pointer                |
| Kernel Reserved    | N/A                        | \$k0-\$k1 (\$26\$27)               | Reserved for OS kernel               |
| Program Counter    | PC                         | PC                                 | Stores the next instruction address  |



# RISC-V vs. MIPS: Instruction Comparison

| Operation           | Pseudo Instruction  | RISC-V                | MIPS                   |
|---------------------|---------------------|-----------------------|------------------------|
|                     | Addition            | add rd, rs1, rs2      | add \$rd, \$rs, \$rt   |
| Arithmetic          | Subtraction         | sub rd, rs1, rs2      | sub \$rd, \$rs, \$rt   |
| Anumeuc             | Multiplication      | mul rd, rs1, rs2      | mul \$rd, \$rs, \$rt   |
|                     | Division            | div rd, rs1, rs2      | div \$rd, \$rs, \$rt   |
|                     | Bitwise AND         | and \$rd, \$rs, \$rt  | and \$rd, \$rs, \$rt   |
|                     | Bitwise OR          | or \$rd, \$rs, \$rt   | sub \$rd, \$rs, \$rt   |
| Logical and Bitwise | Bitwise XOR         | xor \$rd, \$rs, \$rt  | xor \$rd, \$rs, \$rt   |
|                     | Shift Left Logical  | sll \$rd, \$rs, \$rt  | sll \$rd, \$rs, \$rt   |
|                     | Shift Right Logical | srl \$rd, \$rs, \$rt  | srl \$rd, \$rs, \$rt   |
|                     | Load Word           | lw rd, offset (rs1)   | lw \$rt, offset (\$rs) |
| Memory Access       | Load Byte           | lb rd, offset (rs1)   | lb \$rt, offset (\$rs) |
| Memory Access       | Store Word          | sw rs2, offset (rs1)  | sw \$rt, offset (\$rs) |
|                     | Store Byte          | sb rs2, offset (rs1)  | sb \$rt, offset (\$rs) |
|                     | Branch if Equal     | beq rs1, rs2, imm     | beq \$rs, \$rt, offset |
| Branching & Jump    | Branch if Not Equal | bne rs1, rs2, imm     | bne \$rs, \$rt, offset |
| Dianoming & Jump    | Jump and Link       | jal rd, imm           | jal \$ra, offset       |
|                     | Jump Register       | jalr rd, offset (rs1) | js \$rs                |



# RISC-V vs. MIPS: Instruction Comparison

- Consider only basic integer computation, (un)conditional jump, and load/store
  - RISC-V: 37 instructions (winner)
  - MIPS R2000: 51 instructions
- Pseudo instruction (RISC-V ISA)

| Pseudo Instruction | RISC-V         | MIPS                   |
|--------------------|----------------|------------------------|
| nop                | addi x0, x0, 0 | sII, \$0, \$0, 0       |
| not rd, rs         | xor rd, rs, -1 | nor rd, rs, \$0        |
| neg rd, rs         | sub rd, x0, rs | sub rd, \$0, rs        |
| j offset           | jal x0, offset | not pseudo instruction |
| jal offset         | jal x1, offset | not pseudo instruction |
| jr rs              | jalr x0, rs, 0 | not pseudo instruction |
| jalr rs            | jalr x1, rs, 0 | jalr \$31, rs          |



# RISC-V vs. MIPS: Software Ecosystem & Application

- RISC-V is growing in all major areas, from AI to cloud and embedded computing
- MIPS is losing software and industry support, with fewer new product

| Category          | RISC-V                                     | MIPS                        |
|-------------------|--------------------------------------------|-----------------------------|
| Industry Adoption | IoT, AI, cloud, embedded                   | embedded                    |
| Compiler          | GCC, LLVM/Clang (full support)             | GCC, LLVM (limited support) |
| Operating Systems | Linux (Ubuntu, Fedora),<br>RTOS            | Linux (OpenWRT, FreeBSD)    |
| Cloud Computing   | QEMU, KVM, Firecracker (AWS), Docker (WIP) | N/A                         |
| AI/ML             | TensorFlow Lite, TVM,<br>RISC-V AI Chips   | N/A                         |



## **RISC-V vs. MIPS:** MIPS Products (Application)

MIPS is used in early embedded application





# RISC-V vs. MIPS: RISC-V Product (Application)

- RISC-V is used in modern application
  - Embedded system, IoT device, cloud computing, AI, etc.



↓31bit



### RISC-V vs. MIPS: Endianness

**J**0bit

#### RISC-V (Little-endian)

- add \$r1, \$r2, \$r3 # \$r1 = \$r2 + \$r3
- Instructions are stored in memory in a littleendian sequence of bytes
  - 00 31 00 B3 (hex) Little Endlan B3 00 31 00(hex)

    [31:16] [15:0] [15:0] [31:16]

| 128x32<br>SRAM | [31:24] | [23:16] | [15:8] | [7:0] |
|----------------|---------|---------|--------|-------|
| 0              | B3      | 00      | 31     | 00    |
| :              |         |         |        |       |
| 127            |         |         |        |       |

#### MIPS (Big-endian)

- add \$r1, \$r2, r3 # \$r1 = \$r2 + \$r3
- \$\tag{31bit}\$
  \$\to\$ \tag{000000 00010 00011 00001 00000 000000}\$
  \$\text{OP \$\sigms rs = \$\sigms r2 \$\sigms rt = \$\sigms r3 \$\sigms rd = \$\sigms r1 \shamt=0 \text{ funct = 0}\$
- \*\* 00 43 08 00 (Instruction in Big Endian & Hex)
  [31:16] [15:0]







### **RISC-V vs. MIPS: Data Format**

- Be cautious with endian when load/store data
  - Need to perform conversion when encountering the interface of SRAM
  - Assume data 0x0A0B0C0D

Instruction
Memory
(0x0D0C0B0A)

Ox0A0B0C0D
fetch





### **RISC-V vs. MIPS: Data Format**

- Why Little endian?
  - Fetch with the same address if a given value is stored in different width
    - > 32bit 0x0D0C0B0A
    - > 64bit 0x00000000D0C0B0A
    - ➤ We can always fetch the lowest 32bit address
  - Mainstream
    - ➤ Intel x86



